# **Dynamic Memory Systems Design**

- Introduction and Overview
- Dram Technology
- Conventional Asynchronous Dram Timing Analysis:
  - Ras\*/Cas\* Signalling,
  - Access and Cycle Times.
- Asynchronous Dram Controller for a 68000 Based System.
- Refreshing Concepts.
- Fast Page Mode Drams,
- Synchronous Dram (SDRAM)
- Double Data Rate Synchronous Drams (DDR-SDRAM)



#### Introduction and Overview

#### Introduction

- Dynamic ram (DRAM) is an alternative to SRAM for random access, volatile R/W memory.
- Mainly used in high performance computers, such as PC's or workstations.

#### Benefits of Dram over Sram are

- Cost, Storage Capacity, Power and Packaging Densities:
  - Beyond a certain size it's much cheaper to build <u>large</u> memory systems around Dram than Sram.
  - This is because a dram cell is typically 18 x smaller than the equivalent sram cell, requiring 1 transistor per bit rather than 6 (+interconnect)
  - This results in less power consumption and more silicon available for memory cells leading to higher storage densities than to Sram.
  - Packaged dram chips are also smaller than their equivalent Sram packages as they utilize a <u>multiplexed address bus</u> which also leads to a reduction in PCB size.

#### Introduction and Overview

#### **Drawbacks of using Drams:**

- Complex Interfacing: Dram require a dedicated controller that can take a CPU address and multiplex it (split into two halves) onto the Dram address lines. The timing of signals is also more complex.
- Need for Refreshing: Due to their inherent design characteristics,
   Drams have a nasty habit of <u>forgetting</u> their data if they are not periodically refreshed by external circuitry.
  - Additional refresh circuitry has to be built into the dram controller, increasing the cost and complexity of the resulting system.
- Lower Speed. Drams are generally slower than their equivalent Srams
  which is why most high speed computers use caches (made of sram) to
  store frequently accessed program/data. If you ran your computer
  directly from dram without a cache it would be pretty slow.

## **Dram Controllers in Early PCs**



## **Dram Controllers now Integrated into I7 CPU**



GT/s: gigatransfers per second

#### New "Haswell" I7 Processor Motherboard

DDR4 memory controller built into CPU – Northbridge chipset is "no more"



#### **Dram and Microcontrollers**

- It is highly unlikely that you would ever use Dram for 8 or even 16 bit systems.
   The reasons for this are
  - Most microcontroller programs are stored in Flash Eprom, not loaded into static or dynamic memory so the need for large amounts of R/W memory is more limited.
  - 8 and 16 bit systems just cannot address large amounts of memory anyway and are aimed at simpler applications.
  - Even relatively large amounts of Sram are inexpensive. For example a 4Meg x 16
     SRam interfaces directly to a CPU with minimal complexity.



- 128KB Flash EPROM
- 4KB EEPROM
- 32KB SRAM
- 8-ch, 10-bit, ADC
- 8-bit Timer
- 7-ch, 8-bit PWM
- 9 KBI inputs
- 56 GPIO
- 3 CAN Channels
- 2 SCI & 2 SPI Channels
- I2C Channel

#### **Dram and Microcontrollers**

- For more sophisticated 32 and 64 bit processors their larger address space means they run more sophisticated code (e.g. graphics and real time operating systems) making Dram more suitable.
- Today a number of 32 bit microcontrollers have an integrated a Dram controller making it easy to interface with external dram. e.g.
- Opposire is a cold Coldfire (68k based) development board from FreeScale with 64MB Dram + Graphics, network etc





- Graphics Interface
- Two USB 2.0 ports
- Four SATA ports
- Front and rear graphics ports
- Wind River VxWorks, Linux, Microsoft Windows, Neutrino, and LynuxWorks LynxOS operating systems

Example of an Intel I7 based industry processor board with Compact PCi bus interface

#### **Dram Basics**

- DRAM uses only one transistor per bit of storage as shown below.
- To understand the operation of this cell we have to look beyond pure logic and consider some physics associated with the manufacture of MOSFETs.
- A logic 1 or 0 is maintained, either by the presence or absence of a charge, across a capacitor C<sub>bit</sub>. The charge gives rise to a voltage of about 250mV.



- Several common methods have been used to fabricate the inherent 'capacitor'.
- Perhaps the earliest is the 'trench capacitor' method illustrated below which etches a
  hole or a 'well' into the substrate and connects it to the Drain of the Mosfet.
- The well is lined with Silicon Dioxide and filled with Poly silicon because of its good dielectric properties (i.e. makes a big capacitor value relative to most other materials).
   Even so the capacitor is small in value, typically <10<sup>-12</sup> farads i.e. <1pf.</li>



 Microscopic view of Intel's embedded dram capacitors clearly shown buried in substrate. This was used to make cache memory on latest I7 processor.



 More recently, technology has created an inherent capacitor buried under the transistor, the so called 'Z-Cell', 1T or zero capacitor dram cell, which takes up less space and increases the storage density on the chip.

Logic 1



Logic 0



Z-RAM relies on the <u>floating body effect</u>, which was first encountered in the new <u>silicon on insulator</u> (SOI) process introduced in the early 2000s. This effect causes capacitance to form between the transistor and the underlying insulating substrate, and was considered a *problem* that needed to be solved in conventional digital systems. The same effect, however, allows a DRAM-like cell to be built using the transistor only, the floating body effect taking the place of the conventional trench capacitor. (<a href="http://en.wikipedia.org/wiki/Z-RAM">http://en.wikipedia.org/wiki/Z-RAM</a>)

#### Storing a Logic 1 in a Cell

- A logic 1 is first placed onto the Data line.
- The Cell Select signal, (from the chips internal address decoder), is taken high when an address is presented to the chip. This turns on the transistor.
- Positive charge will flow from the data line and will be deposited onto C<sub>bit</sub> creating a voltage potential across the capacitor.
- The Cell select line is then negated, leaving the charge trapped on the capacitor.



#### Storing a Logic 0 in a Cell

- A logic 0 is placed on the Data line
- The Cell Select signal is taken high when an address is presented to the chip.
   This turns on the transistor.
- Any positive charge that might have been stored on the capacitor (due to it previously storing a logic 1) will be discharged creating no voltage potential across the capacitor.
- The Cell select line is negated, leaving the capacitor discharged.







## **Problems with Dram Technology**

#### **Charge Leakage**

- The minute charge stored on (C<sub>bit</sub>), tends to leak away with time leading to lost data and is also corrupted by the action of reading the cell.
- Refreshing must therefore be performed whenever a cell is read (see feedback loop below reinforcing the charge stored on the capacitor), and, in the absence of frequent reads, has to be performed periodically by external hardware.

 During a periodic refresh the CPU will <u>not</u> be able to access the chip making for less deterministic program execution than Sram.



## **Problems with Dram Technology**

#### **Problems with Dram Cells: Read Cycle Times**

- Reading is a relatively slow process because it requires that a precise measured charge be deposited on the Data line (so that the sense amplifiers can detect the different between a 0 and 1 stored in the cell – see page 14/15) which takes time for the chip to generate internally.
- Thus there is a period of time after each access, which the Dram chip needs to recover and thus it cannot be accessed straight away, slowing down subsequent each access.
- This recovery time is know as the Row pre-charge time and is comparable to that of the access time of the device.
- As a consequence of this recovery time, the chips cycle time (i.e. the time between <u>successive CPU accesses</u> to the memory chip) is about twice as long as the <u>access time</u> and thus wait states may be required in very fast systems.

## **Problems with Dram Technology**

#### **Corruption of Data**

- Dram cells can be corrupted by stray Cosmic particles passing through the device which can cause enough *ionisation* to corrupt the charge stored on the capacitor.
  - This corruption is referred to as a soft-error because the damage to the cell is not permanent but leads to a 1 being incorrectly read as a 0.
  - In high integrity (e.g. military) or high availability (e.g. server) systems, this can be a real problem since the likelihood of soft errors arising is proportional to time.
  - In such situations, additional external circuitry may be required to detect and correct the data.
  - More recently special ECC memory chips have become available. These however are much more expensive (see later lecture).



 First generation Drams were 'Asynchronous' devices with no clocked circuitry. An example architecture of a 1M x 1bit device is given below.



## **Example Asynchronous Dram (1M x 4 bit Device)**

#### **OKI 514400**

- Single 5 volt supply
- 1Meg x 4bit data
- 10 Address Lines
- 4 Bi-directional Data Lines
- 60ns Access Time
- Internal Refresh Counter
- Refreshing required for all 1024 rows every 128ms.



| Pin Name | Function               |
|----------|------------------------|
| A0-A9    | Address Input          |
| RAS      | Row Address Strobe     |
| CAS      | Column Address Strobe  |
| DQ1–DQ4  | Data Input/Data Output |
| ŌE       | Output Enable          |
| WE       | Write Enable           |
| Vcc      | Power Supply (5 V)     |
| $V_{SS}$ | Ground (0 V)           |

# A Simplified Asynchronous Dram Read Cycle



#### What, Why and How

- Refreshing arises because the charge on the capacitor of the dram cell leaks away.
- Refreshing 'tops-up' the charge before the data is lost due to leakage.
- Few memory chips refresh completely by themselves. External hardware is usually required if only to trigger the device into performing the refresh at the correct time.
- Refreshing involves reading every cell in the chip (which implicitly means that the charge on the cell gets topped up) within a period specified by the manufacturer, (typically 64mS)



- A single refresh operation will refresh all cells sharing the same row address, (1024 of them in a 1Meg chip) thus we do not have to refresh all cells individually.
- For a 1Mbit chip such as the OKI 514400 comprising 1024 rows, this
  means that every row has to be refreshed at least once during the
  specified refresh period.
- Most modern Dram chips simplify the task of refreshing by having a refresh counter fabricated onto the chip to keep track of which Row is to be refreshed next (see page 19).
- During a refresh, the CPU must not be permitted to access the memory chip.

 Most Drams can be physically refreshed in variety of ways, depending upon the complexity of the controller you wish to build and the dram chip itself.

#### Refreshing by Reading:-

As we saw in a previous lecture, reading a cell automatically refreshes not only *that* cell, but also all other cells sharing the same Row address.

Provided the CPU, during the execution of its program, accesses all row addresses within the chip within the given refresh period of say 128ms, then all cells in the chip will be refreshed automatically.

The flaw in this approach is that there is no guarantee, given the way programs jump around within loops etc. that all row addresses will be issued within the refresh period so it's not a reliable method (*unless you do it as part of an Interrupt service routine designed to refresh this way*) but it work well in graphics cards – can you think why?

#### **RAS\* Only Refreshing**

- The very 1<sup>st</sup> generation of Drams used Ras\* only refreshing. Here a row address is presented externally to the chip and Ras\* is asserted, without the Cas\*. This is what distinguishes a refresh from a normal access.
- The row address is typically maintained via an external counter, which is multiplexed onto the dram address lines when a refresh operation is initiated, and incremented afterwards, i.e. more external circuitry.



#### CAS\* before RAS\* Refreshing

- Later 1<sup>st</sup> Generation devices (such as the OKI 514400) had the row counter and multiplexer integrated onto the data chip (reducing external chip count).
- A new refresh protocol was introduced called, CAS <u>before</u> RAS (the opposite of a normal access).
- The internal row counter is auto incremented afterwards.



#### **Downsides of Refreshing**

- Energy consumption: Each refresh consumes energy.
- Performance degradation: DRAM rank/bank unavailable while refreshed.
- QoS/predictability impact : (Long) pause times during refresh.
- Refresh rate limits DRAM capacity scaling (see graph below).



Performance Impact due to Refreshing



**Energy Impact due** to Refreshing

- Observation: Most DRAM rows can be refreshed much less often without losing data.
- Key idea: Refresh rows containing weak cells more frequently, other rows less frequently. This can be done through **Profiling**, i.e. test retention time of all rows and use this data in conjunction with an intelligent dram controller that only refreshes rows when needed.
- Tricky as retention time of drams changes with time/temperature, may need to profile for many days/weeks to find optimum refresh rate.



## **Dram Vs CPU Speed**

- In the early days of Processor and Dram development, CPUs could run code directly from Dram, because their speeds were similar.
- However, the illustration below shows that post 1980, CPU speed had raced ahead of Dram speed. Consequently, running programs or accessing data directly from Dram incurred significant delays via the associated wait states imposed by the slow Drams, so all that super fast CPU speed was wasted.
  - Processor vs Memory Performance



## **Using Caches to Improve Memory Speed**

- To combat this, processors were developed to utilize "on-chip" caches to store "local copies" of information maintained in Dram. A cache based CPU could access data and instructions at full CPU speed without incurring "wait state" penalties, provided of course the data/instruction had been loaded into cache in the first instance.
- The bigger the cache, the better the "hit" rate and the better the performance.



## **Dram Developments - Fast Page Mode Drams**

 The big problem then was how to get data from Dram into the cache as fast as possible, i.e. "fill the cache". First generation Drams needed both a Ras\* and a Cas\* signal each time memory was access making them slow.



- However by noting that the access time from Ras\* (60ns) was significantly longer than that from Cas\* (15ns) a reduction in access times could be obtained by using data already in the Dram row buffer.
- This lead to the development of Fast Page Mode Drams in the late 90's

## **Fast Page Mode Asynchronous Drams**

- In page mode, the row buffer of the DRAM can be kept "open" by holding RAS low while performing multiple reads or writes with separate CAS pulses/addresses.
- A simplified timing diagram is given below illustrating the concept.
- Now a cache/memory controller could be designed to take advantage of this and improve the fill speed of a cache by perhaps 300%. New data is available every 40ns using this approach (vs every 110ns using the RAS/CAS approach).



# Fast Page Mode Asynchronous 64k Dram Architecture

